ALL PUBLICATIONS IN REED-MULLER LOGIC AND RELATED AREAS.

We want to make a full list of publications.



Send link to your home page or email me information.

Make link to papers available in your home page.

Send me any information that may be of interest to improving this Reed-Muller WWW Page.

Permanently Under Construction.

A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

PUBLICATIONS


A
  1. actel
    ``ACT Family Field Programmable Gate Array Data Book,'' March 1991. ACTEL
    .

    AKERS
  2. akers59
    S. B. Akers, ``On a Theory of Boolean Functions'', Journal of SIAM
    , vol. 7, pp. 487-498, Dec. 1959.

  3. akers78
    S.B. Akers, ``Binary Decision Diagrams,'' IEEE Trans. on Computers,
    Vol. C-27, No. 6, pp. 509-516, June 1978.

  4. algotronix
    Algotronix, ``The CHS 2*4, The world's first custom computer'',
    Algotronix Ltd,
    Kings Buildings - TTC, Mayfield Road, Edinburgh EH9 3JL, Scotland, 1992.

    ALMAINI

  5. almaini77
    A. E. A. Almaini, and M. E. Woodward, ``An Approach to the Control Variable Selection Problem for Universal Logic Modules,''
    Digital Processes,
    Vol. 3, pp. 189-206, 1977.

  6. almaini91
    A.E.A. Almaini, P. Thomson, D. Hanson, ``Tabular techniques for Reed-Muller logic,''
    Int. J. Electron.
    (UK), vol.70, no.1, 23-34, Jan. 1991.

    AOKI

  7. aoki84
    K. Aoki, S. Watanabe, ``Efficient digital calculation circuit,''
    IBM Tech. Disclosure Bull.
    (USA), vol.27, no.7A, 4019-20, Dec. 1984.

    AREITIO-BERTOLIN

  8. areitio88
    J. Areitio-Bertolin, M.G. Areitio-Bertolin, ``Formulation of digital structures through formats based on the EXOR operator,''
    Rev. Esp. Electron.
    (Spain), no.400, 104-6, March 1988.

    ARTIN

  9. artin57
    E. Artin, Geometric Algebra

    Interscience Publishers, Inc., 1957.
    B


    BANDYOPADHYAY

  10. bandyopadhyay
    S. Bandyopadhyay, A. Pal, A. K. Choudhury,
    ``Characterization of Unate Cascade Realizability Using Parameters,''
    IEEE Trans. on Comput.,
    Vol. 24, No. 2, pp. 218-219, February 1975.

    BEAUCHAMP

  11. beauchamp84
    K. G. Beauchamp,
    ``Applications of Walsh and Related Functions,''
    Academic Press,
    New York, 1984.

  12. beauchamp87
    K. G. Beauchamp, ``Transforms for Engineers, A Guide to Signal Processing,
    Clarendon Press, Oxford, 1987.

    BECKER

  13. becker95
    Bernd Becker and Rolf Drechsler How many Decomposition Types do we need?
    IEEE European Design & Test Conference, pp. 438-443, Paris, 1995


  14. becker96ac
    Bernd Becker, Rolf Drechsler, Rolf Krieger and Sudhakar M. Reddy, A Fast Optimal Robust Path Delay Fault Testable Adder
    IEEE European Design & Test Conference, pp. 491-498, Paris, 1996


  15. becker95
    Bernd Becker, Rolf Drechsler and Ralph Werchner
    On the Relation between BDDs and FDDs
    Information and Computation, Volume 123, pp. 185-197, December 1995


  16. drechsler97a
    B. Becker, R. Drechsler and M. Theobald
    On the Expressive Power of OKFDDs
    Formal Methods in System Design: An International Journal, 1997


  17. becker-report-93
    B. Becker, R. Drechsler, and R. Wechner, ``On the Relation Between BDDs and FDDs,'' Technical Report
    , University of Frankfurt, 12/93, 1993.

  18. becker-reed93
    B. Becker, R. Drechsler, M. Theobald, ``On the Implementation of a Package for Efficient Representation and Manipulation of Functional Decision Diagrams,'' Reed-Muller Proceedings,
    1993.

    BEDARIDA

  19. bedarida92
    A. Bedarida, S. Ercolani, and G. DeMicheli,
    ``A New Technology Mapping Algorithm for the Design and Evaluation of Fuse/Antifuse-based Field-Programmable Gate Arrays,'' Proc. 1st ACM Workshop on FPGAs,
    pp. 103-108, February 1992, Berkeley, CA.

    BENJAUTHRIT

  20. benjauthrit-Reed76
    B. Benjauthrit, I.S. Reed,
    ``Galois switching functions and their applications,'' IEEE Trans. Comput.
    (USA), vol.C-25, no.1, 78-86, Jan. 1976.

  21. benjauthrit??
    B. Benjauthrit,
    ``Design and diagnosis of Galois logic networks,'' ******

    BENNETTS

  22. bennett71
    R. G. Bennetts, and D. Lewin,
    ``Fault diagnosis of digital systems - a review,'' Comput. J.,
    vol. 14., pp. 199-206, 1971.

    BENNETT

  23. bennett78
    L. A. M. Bennett,
    ``The Application of Map-Entered Variables to the Use of Multiplexers in the Synthesis of Logic Functions,''
    Int. J. Electronics,
    Vol. 45, No. 4, 1978, pp. 373-379.

    BESSLICH

  24. besslich83
    Besslich, P.W., ``Efficient computer method for ExOR logic design,'' IEE Proc. E
    (GB), vol.130, no.6, 203-6, Nov. 1983.

  25. besslich91
    Besslich, P.W., Riege, M.W.,
    ``An efficient program for logic synthesis of mod-2 sum expressions,'' Euro ASIC '91,
    (Cat. No.91TH0367-3), 136-41, xii+396, 1991, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  26. besslich-euroasic91
    Ph.W. Besslich, M.W. Riege
    "An Efficient Program for Logic Synthesis of Mod-2 Sum Expressions,"
    Proc. Euro ASIC'91, pp. 136-141, Paris, France, 1991.

  27. besslich-riege92
    P. W. Besslich, M.W. Riege, ``Low-complexity synthesis of incompletely specified multiple-output mod-2 sums,'' IEE Proc. E, Comput. Digit. Tech.
    (UK), vol.139, no.4, 355-62, July 1992.

    BESSON

  28. BESS92
    T. Besson, H. Bousouzou, M. Crates, G. Saucier,
    ``Synthesis on Multiplexer-based Programmable Devices Using (Ordered) Binary Decision Diagrams,'' Proc. EURO-ASIC,
    pp. 8-13, June 1992, Paris, France.

  29. Besson-92-icccd
    T. Besson, H. Bousouzou, M. Crastes, G. Saucier,
    ``Synthesis on Multiplexer-based F.P.G.A. Using Binary Decision Diagrams,'' Proc. of IEEE ICCD
    , pp. 163-167, 1992.

    BHATTACHARYA

  30. bhattacharya84
    B. B. Bhattacharya, B. Gupta, S. Sarkar, A. K. Choudhury,
    ``Design of exclusive or sum-of-products (ESP) logic arrays with universal tests for detecting stuck-at and bridging faults,''
    Comput. & Electr. Eng.
    (USA), vol.11, no.1, 67-78, 1984.

  31. bhattacharya85
    B. B. Bhattacharya, B. Gupta, S. Sarkar, A. K. Choudhury,
    ``Testable design of RMC networks with universal tests for detecting stuck-at and bridging faults,''
    IEE Proc. E
    (GB), vol.132, no.3, 155-62, May 1985.

    BRAND

  32. BRAND93
    D. Brand and T. Sasao, "Minimization of AND-EXOR expressions using rewriting rules," IEEE Transactions on Computers, Vol. 42, No. 5 May 1993, pp. 568-576.

    BRAYTON

  33. BRAY89
    R. K. Brayton, R. Rudell, A. Sangiovanni-Vincentelli, A. R. Wang, ``MIS : Multi-Level Interactive Logic Optimization System,''
    IEEE Trans. on CAD,
    Vol. 6, No. 6, 1989, pp. 1062-1082.

  34. BRAY90
    R. K. Brayton, G. D. Hachtel, A. L. Sangiovanni-Vincentelli,
    ``Multilevel Logic Synthesis,'' Proc of the IEEE
    , Vol. 78, No.2, pp. 264-300, February 1990.

  35. brigham74
    E. O. Brigham, ``The Fast Fourier Transform,''
    Prentice Hall,
    1974.

    BRYANT

  36. Bryant86
    R. E. Bryant, ``Graph-Based Algorithms for Boolean Function Manipulation,''
    IEEE Trans. on Comput.
    , Vol. 35, No. 8, pp. 667-691, August 1986.
    BUTLER

  37. butler
    K. M. Butler, D. E. Ross, R. Kapur, M. R. Mercer,
    ``Heuristics to Compute Variable Orderings for Efficient Manipulation of Ordered Binary Decision Diagrams,''
    Proc. 28th ACM/IEEE DAC,
    pp. 417-420, 1991.
    C


    CHEN

  38. chen92
    K.~C. Chen, ``Logic Minimization of Lookup-Table Based FPGAs,''
    Proc. 1st ACM Workshop on FPGAs,
    pp. 71-76, February 1992, Berkeley, CA.
    PAIK

  39. chul-chong81
    Ch. H. Paik, Ch. S. Kim,
    ``RMC forms determination with minimal literals and test sets,''
    J. Korea Inst. Electron. Eng.,
    vol.18, no.3, 9-14, June 1981.

    CLARKE

  40. clarke93
    E. M. Clarke, X. Zhao, M. Fujita, Y. Matsunaga,
    ``Fast Walsh Transform Computation with Binary Decision Diagrams,''
    Reed-Muller Proceedings
    , 1993.

  41. clarke93a
    E. M. Clarke, K.L. McMillan, X. Zhao, M. Fujita,
    `` Spectral Transforms for Large Boolean Functions with Applications to Technology Mapping,''
    Reed-Muller Proceedings
    , 1993.

  42. CONC91
    Concurrent Logic Inc,
    "CLi6000 Series Field Programmable Gate Array,"
    Preliminary Information,
    December 1991.


    COY

  43. coy79
    W. Coy, ``On the design of easily testable iterative systems of combinational cells,'' IEEE Trans. Comput.
    (USA), vol.C-28, no.5, 367-71, May 1979.

    CSANKY

  44. csanky-perkowski-schaefer92
    L.~Csanky, M.~A.~Perkowski, and I.~Schaefer,
    ``Canonical restricted mixed-polarity exclusive sums of products,''
    1992 IEEE International Symposium on Circuits and Systems,
    (Cat. No.92CH3139-3), 17-20, vol.1, 6 vol. 3028, 1992, IEEE, New York, NY, USA.

  45. csanky93


  46. CSA93
    L.~Csanky, M.~A.~Perkowski, and I.~Schaefer,
    ``Canonical restricted mixed-polarity exclusive-OR sums of products and the efficient algorithm for their minimisation,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol.~140, no.1, pp.~ 69-77, Jan. 1993.
    D


    DAMARLA

  47. damarla89
    T. R. Damarla,
    ``Fault detection in Reed-Muller canonical (RMC) networks,''
    SOUTHEASTCON '89 Proceedings. Energy and Information Technologies in the Southeast,
    (Cat. No.89CH2672-4), 192-6 vol.1, 3 vol. xxvi+1448, 1989, IEEE, New York, NY, USA.

  48. damarla-karpovsky89
    T. R. Damarla, M. Karpovsky,
    ``Fault detection in combinational networks by Reed-Muller transforms,''
    IEEE Trans. Comput.
    (USA), vol.38, no.6, 788-97, June 1989.

  49. damaria-karpovsky
    T. Damaria, M. Karpovsky,
    ``Detection of stuck-at and bridging faults in Reed-Muller canonical (RMC) networks,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol.136, no.5, 430-3, Sept. 1989.

    DAMM

  50. damm93
    C. Damm,
    `` ExOR vs. OR: Feasability for Symmetric Functions,''
    Reed-Muller Proceedings
    , 1993.

  51. damm93a
    C. Damm,
    ``How much ExOR Improves on OR?,''
    Reed-Muller Proceedings
    , 1993.

    DAVIO

  52. DAV78
    M.~Davio, J-P.~Deschamps, and A.~Thayse,
    Discrete and Switching Functions
    , McGraw-Hill International, 1978.

    DAVIDHEISER

  53. davidheiser92
    R.~ Davidheiser,
    ``High $T sub c$ superconducting digital gates,''
    Proc. SPIE - Int. Soc. Opt. Eng. (USA),
    vol.1597, 87-9, 1992.

    DEBNATH

  54. debn96
    D. Debnath and T. Sasao, "Minimization of AND-OR-EXOR three-level networks with AND gate sharing," the Sixth Workshop on Synthesis And System Integration of MIxed Technologies (SASIMI'96), Fukuoka, Japan, Nov. 25-26, 1996, pp. 67-73.

  55. debn96a
    D. Debnath and T. Sasao, "GRMIN2: A heuristic simplification algorithm for generalized Reed-Muller expressions," IEE Proceedings, Computers and Digital Techniques, Vol. 143. No.6, Nov. 1996, pp.376-384.

  56. debn97b
    D. Debnath and T. Sasao,"An Optimization of AND-OR-EXOR three level networks," Asia and South Pacific Design Automation Conference (ASPDAC'97), Makuhari, Japan, pp. Jan. 1997, pp.545-550.

  57. debn95b
    D. Debnath and T. Sasao, "GRMIN: A heuristic minimization algorithm for generalized Reed-Muller expression," IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansions in Circuit Design (Reed-Muller '95), Makuhari, Japan. Aug. 27-29, 1995.

  58. debn95
    D. Debnath and T. Sasao, "GRMIN: A heuristic minimization algorithm for generalized Reed-Muller expression," Asia and South Pacific Design Automation Conference (ASPDAC'95), Aug. 29-Sept. 1, Makuhari, Japan, pp. 341-347.

  59. debn95a
    D. Debnath and T. Sasao, "An optimization of AND-OR-EXOR three-level expressions by table look-up," Technical Report. IEICE Japan, VLD95-91, pp. 9-16, Oct. 1995.

  60. debn97a
    D. Debnath and T. Sasao, "Minimization of AND-OR-EXOR three-level networks with AND gate sharing," IEICE Trans. 1997 (accepted).

  61. debn97
    D. Debnath and T. Sasao, "Exclusive-OR of two sum-of-products expressions: simplification and an upper bound on the number of products," Proc. 3rd International Workshop on Applications of the Reed-Muller Expansion in Circuit Design (Reed-Muller'97), Oxford, U.K., pp. 45-60, Sept. 19-20, 1997.

    DRECHSLER

  62. drechsler94
    R. Drechsler, and B. Becker,
    `` Rapid Prototyping of Fully Testable Multi-Level AND/ExOR Networks,''
    Reed-Muller Proceedings
    , 1993.

  63. drechsler94-dac
    R. Drechsler, A. Sarabi, M. Theobald, B. Becker, and M.A. Perkowski,
    ``Efficient Representation and Manipulation of Switching Functions Based on Ordered Kronecker Functional Decision Diagrams,''
    Proceedings of DAC '94
    , San Diego, CA, June 1994.

  64. drechsler97
    R. Drechsler, B. Becker and S. Ruppertz
    K*BMDs: A New Data Structure for Verification
    IEEE Design & Test, Summer 1997


  65. drechsler97b
    R. Drechsler and B. Becker
    An Overview on Decision Diagrams
    IEE Proceedings Computers and Digital Techniques, 1997


  66. drechsler97c
    R. Drechsler and B. Becker
    Sympathy: Fast Exact Minimization of Fixed Polarity Reed-Muller Expressions for Symmetric Functions
    IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, Volume 16, Number 1, pp. 1-5, January 1997


  67. drechsler96
    R. Drechsler, B. Becker and N. G"ockel
    A Genetic Algorithms for Variable Ordering of OBDDs
    IEE Proceedings Computers and Digital Techniques
    Volume 143, Number 6, pp. 364-368, November 1996


  68. drechsler96a
    Rolf Drechsler, Michael Theobald and Bernd Becker
    Fast OFDD based Minimization of Fixed Polarity Reed-Muller Expresssions
    IEEE Transactions on Computers, Volume 45, Number 11, pp. 1294-1299, November 1996


  69. drechsler95
    Rolf Drechsler, Bernd Becker, Nicole G"ockel and Andrea Jahnke
    A Genetic Algorithm for Decomposition Type Choice in OKFDDs
    International Journal on Artificial Intelligence Tools, Volume 4, Number 4, pp. 525-536, December 1995


  70. drechsler95c
    Bernd Becker, Rolf Drechsler and Paul Molitor
    On the Generation of Area-Time Optimal Testable Adders
    IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems, Volume 14, Number 9, pp. 1049-1066, September 1995


  71. drechsler96b
    Rolf Drechsler and Bernd Becker
    OKFDDs - Algorithms, Applications and Extensions
    In: Representation of Discrete Functions, edited by T. Sasao and M. Fujita,
    Kluwer Academic Publisher, pp. 163-190, 1996.


  72. drechsler96d
    Rolf Drechsler, Bernd Becker and Stefan Ruppertz
    Manipulation Algorithms for K*BMDs
    Tools and Algorithms for the Constuction and Analysis of Systems, LNCS 1217, pp. 4-88, Enschede, 1997


  73. drechsler97d
    Rolf Drechsler, Harry Hengster, Horst Sch"afer, Joachim Hartmann and Bernd Becker Testability of 2-Level AND/EXOR Circuits
    IEEE European Design & Test Conference, pp. 548-553, Paris, 1997.

  74. drechsler97aa
    Rolf Drechsler, Bernd Becker and Nicole G"ockel A Genetic Algorithm for the Construction of Small and Highly Testable OKFDD Circuits
    Genetic Programming, Stanford, 1996


  75. drechsler96aa
    Rolf Drechsler, Nicole G"ockel and Bernd Becker Learning Heuristics for OBDD Minimization by Evolutionary Algorithms
    Parallel Problem Solving from Nature, Berlin, 1996


  76. drechsler96ab
    Rolf Drechsler, Bernd Becker and Nicole G"ockel Minimization of OKFDDs by Genetic Algorithms
    International Symposium on Soft Computing, Reading, 1996


  77. drechsler96ac
    Rolf Drechsler, Bernd Becker and Stefan Ruppertz
    K*BMDs: A New Data Structure for Verification
    IEEE European Design & Test Conference, pp. 2-8, Paris, 1996


  78. drechsler96ad
    Rolf Drechsler and Bernd Becker Dynamic Minimization of OKFDDs
    IEEE International Conference on Computer Design, pp. 602-607, Austin, 1995


  79. drechsler96af
    Rolf Drechsler, Bernd Becker and Nicole G"ockel A Genetic Algorithm for Minimization of Fixed Polarity Reed-Muller Expressions
    International Conference on Artificial Neural Networks and Genetic Algorithms, pp. 392-395, Ales, 1995


  80. drechsler96ag
    Rolf Drechsler and Bernd Becker Sympathy: Fast Exact Minimization of Fixed Polarity Reed-Muller Expressions for Symmetric Functions
    IEEE European Design & Test Conference, pp. 91-97, Paris, 1995


  81. drechsler94
    Rolf Drechsler, Michael Theobald and Bernd Becker Fast OFDD based Minimization of Fixed Polarity Reed-Muller Expressions
    IEEE European Design Automation Conference, pp. 2-7, Grenoble, 1994


  82. drechsler97
    Rolf Drechsler and Nicole G"ockel
    Minimization of BDDs by Evolutionary Algorithms
    International Workshop on Logic Synthesis, Lake Tahoe, 1997


  83. drechsler97f
    Rolf Drechsler
    Secure Implementation of Decision Diagrams
    International Workshop on Logic Synthesis, Lake Tahoe, 1997


  84. drechsler97fg
    Rolf Drechsler
    Extensions of Decision Diagrams to the Word-Level
    Workshop on Post-Binary Ultra-Large Scale Integration, Santiago de Compostela, 1996

    E


    ECKER

  85. ecker88
    K. Ecker, D. Schutt,
    ``Testing of arrays of AND and EXOR functions,''
    J. Inf. Process. Cybern.
    (East Germany), vol.24, no.10, 521-7, 1988.

    EDWARDS

  86. edwards75
    C. R. Edwards,
    ``Novel digital integrated-circuit configurations based upon spectral techniques,''
    1st European Solid State Circuits Conference-ESSCIRC
    (Extended abstracts only), 82-3, x+130, 1975, IEE, London, England.

    EGGERSTEDT

  87. eggerstedt99
    M. Eggerstedt, N. Hendrich, and K. von der Heide,
    ``Minimization of Parity-Checked Fault-Secure AND/EXOR Networks,''
    Reed-Muller Proceedings
    , 1993.

    ELLIOT

  88. elliot-Rao82
    D. F. Elliot, K. R. Rao,
    ``Fast Transforms - Algorithms, Analyses, Applications''
    ,
    1982.
    F


    FALKOWSKI

  89. falkowski90
    B. J. Falkowski, and M. A. Perkowski,
    ``Algorithms for the Calculation of Hadamard-Walsh Spectrum for Completely and Incompletely Specified Boolean Functions,''
    Proc. of IEEE International Phoenix Conference on Computers and Communication,
    pp. 868 - 869, Scottsdale, Arizona, March 1990.

  90. falkowski90a
    B. J. Falkowski, and M. A. Perkowski,
    ``Essential Relations between Classical and Spectral Approaches to Analysis, Synthesis and Testing of Completely and
    Incompletely Specified Boolean Functions,'' Proc. of the IEEE ISCAS'90, International Symposium on Circuits and Systems,
    pp. 1656 - 1659, New Orleans, 1-3 May 1990.

  91. falkowski90b
    B. J. Falkowski, and M. A. Perkowski,
    ``A Family of All Essential Radix-2 Addition/Subtraction Multi-Polarity Transforms: Algorithms and Interpretations in Boolean Domain,''
    Proc. of the IEEE ISCAS'90, International Symposium on Circuits and Systems,
    pp. 2913 - 2916, New Orleans, 1-3 May 1990.

  92. falkowski90c
    B. J. Falkowski, and M. A. Perkowski,
    ``Algorithm and Architecture for Gray Code Ordered Fast Walsh Transform,''
    Proc. of the IEEE ISCAS'90, International Symposium on Circuits and Systems,
    pp. 1596 - 1599, New Orleans, 1-3 May 1990.

  93. falkowski90d
    B. J. Falkowski, and M. A. Perkowski,
    ``Walsh Type Transforms for Completely and Incompletely Specified Multiple-Valued Input Binary Functions,''
    Proc. of the 20th IEEE ISMVL, International Symposium on Multiple-Valued Logic,
    pp. 75 - 82, Charlotte, NC, May 1990.

  94. falkowski90e
    B. Falkowski, I. Schaefer, and M. Perkowski,
    ``A Fast Computer Algorithm for the Generation of Disjoint Cubes for Completely and Incompletely Specified Boolean Functions,''
    Proc. of the 33rd Midwest Symp. on Circuits and Systems,
    pp. 1119 - 1122, Alberta, Canada, August 1990.

  95. falkowski90f
    B. J. Falkowski, and M. A. Perkowski,
    ``One More Way to Calculate the Hadamard-Walsh Spectrum for Completely and Incompletely Specified Boolean Functions,''
    Int. J. Electron.
    , vol. 69, no.~ 5, pp. 595 - 602, November 1990.

  96. falkowski-perkowski91
    B. J. Falkowski, and M. A. Perkowski,
    ``On the Calculation of Generalized Reed-Muller Canonical Expansions from Disjoint Representation of Boolean Functions,''
    Proc. of the 33rd Midwest Symp. on Circuits and Systems,
    pp. 1131 - 1134, August 1990, Alberta, Canada. (Cat. No.90CH2819-1), vol.2, 1205, 1991, IEEE, New York, NY, USA.

  97. falkowski-perkowski91a
    B. J. Falkowski, and M. A. Perkowski,
    ``One more way to calculate generalized Reed-Muller expansions of Boolean functions,''
    Int. J. Electron.
    , vol. 71, no.3, 385-96, Sept. 1991.

  98. falkowski-perkowski91b
    B. J. Falkowski, and M. A. Perkowski,
    ``Algorithm for the Generation of Disjoint Cubes for Completely and Incompletely Specified Boolean Functions,''
    Int. J. Electron.
    , Vol. 70, No. 3, pp. 533 - 538, March 1991.

  99. falkowski91c
    B. Falkowski,
    ``Spectral Methods for Boolean and Multiple-Valued Input Logic Circuits,''
    Ph.D. Thesis,
    PSU, May 1991.

  100. falkowski92
    B. Falkowski, I. Schaefer, and M. Perkowski,
    ``Calculation of the Rademacher-Walsh Spectrum from a Reduced Representation of Boolean Functions,''
    Proc. of the IEEE EURO-DAC '92, European Design Automation Conference,
    pp. 181 - 186, Sept. 7-10, Hamburg, 1992.

  101. falkowski92a
    B. Falkowski, I. Schaefer, and M. Perkowski,
    ``Effective Computer Methods for the Calculation of Rademacher-Walsh Spectrum for Completely and Incompletely Specified Boolean Functions,''
    IEEE Trans. on Computer-Aided Design,
    pp. 1207 - 1226, October 1992.

  102. falkowski93
    B. Falkowski, I. Schaefer, and M. A. Perkowski,
    ``An Efficient Computer Algorithm for the Calculation of the Walsh Transform for Incompletely Specified Multiple-Valued Binary Functions,''
    Int. J. Electron.
    , vol. 75, no. 2., pp. 163-175, 1993.

    FEI

  103. fei-zhuang92
    B. Fei, and N. Zhuang,
    ``Fast logic synthesis based upon ternary universal logic module $U sub f$,''
    Proceedings. The Twenty-Second International Symposium on Multiple-Valued Logic,
    (Cat. No.92CH3113-8), 401-7, xv+482, 1992, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  104. fei93
    B. Fei, Q. Hong, H. Wu, M. A. Perkowski, and N. Zhuang,
    ``Efficient Computation for Ternary Reed-Muller Expansions under Fixed-Polarities,''
    Int. J. Electron.
    , vol.~ 75, no.~ 4., pp. 685-688, 1993.

    FISHER

  105. fisher74
    L. T. Fisher,
    ``Unateness properties of AND-EXCLUSIVE-OR logic circuits,'' IEEE Trans. Comput.
    (USA), vol.C-23, no.2, 166-72, Feb. 1974.

    FLEISHER

  106. fleisher-tavel-yeager87
    H. Fleisher, M. Tavel, and J. Yeager,
    ``A computer algorithm for minimizing Reed-Muller canonical forms,''
    IEEE Trans. Comput.
    (USA), vol.C-36, no.2, 247-50, Feb. 1987.

    FRALEIGH

  107. fraleigh89
    J. B. Fraleigh,
    A First Course in Abstract Algebra
    , Section 7.2, 4th ed. Addison Wesley Publishing Company, Inc., 1989.

    FRIEDMAN

  108. FRIE87
    S. J. Friedman, and K. J. Supowit,
    ``Finding the Optimal Variable Ordering for Binary Decision Diagrams,''
    Proc. 24th ACM/IEEE DAC
    , pp. 348-356, 1987.

    FROESSL

  109. froessl-eschermann91
    J. Froessl, and B. Eschermann,
    ``Module generation for AND/XOR-fields (XPLAs),''
    IEEE International Conference on Computer Design: VLSI in Computers and Processors,
    (Cat. No.91CH3040-3), 26-9, xvi+654, 1991, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

    FUIJTA

  110. fujita
    M. Fujita, H. Fujisawa, and N. Kawato,
    ``Evaluation and Improvements of Boolean Comparison Method Based On Binary Decision Diagram,''
    Proc. ICCAD 88,
    November 1988.

  111. fujita-matsunaga
    M. Fujita, Y. Matsunaga,
    ``Multi-level Logic Minimization based on Minimal Support and its Application to the Minimization of Look-up Table Type FPGAs,''
    Proc. ICCAD-91,
    pp. 560-563, Santa Clara, CA, November 1991.

    FUIJWARA

  112. FUJ85
    H. Fujiwara,
    {\it Logic Testing and Design for Testability
    , Computer System Series, The MIT Press, 1986 (1985***).

  113. FUJ81
    H.~Fujiwara,
    ``On closedness and test complexity of logic circuits,''
    IEEE Trans. Comput.
    , vol.~C-30, No.~8, pp.~556-562, Aug. 1981.

    FUIJWARE

  114. fujiware83
    E. Fujiware,
    ``A self-testing group-parity prediction checker and its use for built-in testing,''
    FTCS 13th Annual International Symposium. Fault-Tolerant Computing.
    Digest of Papers, 146-53, xxxv+490, 1983, IEEE, New York, USA.
    G


    GARCIA

  115. garcia68
    O. N. Garcia, and T. R. N. Rao,
    ``On the methods of checking logical operations,''
    Proceedings of the second annual Princeton conference on information sciences and systems,
    89-95, xii+507, 1968, IEEE,
    New York, N.Y., USA.

    GERGOV

  116. gergov-Meinel93
    J. Gergov, and C. Meinel,
    `` Mod-2-OBBDs -- a Generalization of OBDDs and EXOR-Sum-of-Products,''
    Reed-Muller Proceedings
    , 1993.

    GNATIV

  117. gnativ89
    L. A. Gnativ,
    ``A fast-transform algorithm for Hamming and Reed-Muller codes,''
    Avtomatika,
    (Ukrainian SSR), vol.22, no.1, 75-6, Jan.-Feb. 1989.

    GOECKEL Nicole G"ockel , Gregor Pudelko, Rolf Drechsler and Bernd Becker A Hybrid Genetic Algorithm for the Channel Routing Problem

    IEEE International Symposium on Circuits and Systems, Atlanta, 1996


    GORAI

  118. GORA90
    A. R. K. Gorai and A. Pal,
    ``Automated Synthesis of Combinational Circuits by Cascade Networks of Multiplexers,''
    IEE Proc. Pt.E
    , Vol. 137, No. 2, pp. 164-170, March 1990.

    GREEN

  119. green-foulk69
    D.H. Green, and P.W. Foulk,
    ``Adaptive Logic Trees for Use in Multilevel-Circuit Design,''
    Electr. Letters
    , Vol. 5, pp. 83-84, 1969.

  120. green-Dimond70
    D. H. Green, and K.R. Dimond,
    ``Polynomial representation of nonlinear feedback shift-registers,''
    Proc. IEE,
    vol. 117, no. 1., pp. 56-60, 1970.

  121. green-Taylor76
    D. H. Green, and I. S. Taylor,
    ``Multiple-valued switching circuit design by means of Generalised Reed-Muller expansions,''
    Digital Processes
    (Switzerland), vol.2, no.1, 63-81, Spring 1976.

  122. green-Edkins78
    D.H. Green, and M. Edkins,
    ``Synthesis Procedures for Switching Circuits Representation in Generalized Reed-Muller Form over a Finite Field,''
    IEE Journal, Comp. and Dig. Techniques,
    Vol. 1, No. 1, pp. 22-35, 1978.

  123. GRN86
    D.~H.~Green, Modern Logic Design
    ,
    Addison-Wesley Publishing company, 1986.

  124. green87
    D. ~H. ~Green,
    ``Reed-Muller expansions of incompletely specified functions,'' IEE Proc. E
    (GB), vol.134, no.5, 228-36, Sept. 1987.

  125. green89
    D.~H.~ Green,
    ``Ternary Reed-Muller switching functions with fixed and mixed polarities,''
    Int. J. Electron.
    (UK), vol.67, no.5, 761-75, Nov. 1989.

  126. green90
    D.~H. ~Green,
    ``Reed-Muller canonical forms with mixed polarity and their manipulations,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol. 137, no. 1, pp. 103-13, Jan. 1990.

  127. green91
    D.~H.~ Green,
    ``Families of Reed-Muller canonical forms,''
    Int. J. Electron.
    (UK), vol.70, no.2, 259-280, Feb. 1991.

  128. green-khuwaja92
    D. H. Green, and G. A. Khuwaja,
    ``Simplification of switching functions expressed in Reed-Muller algebraic form,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol.139, no.6, 511-18, Nov. 1992.
    H


    HABIB

  129. habib89
    M. K. Habib,
    ``New approach for the generation of minimal Reed-Muller exclusive-OR expansions with mixed polarity,''
    Int. J. Electron.
    (UK), vol. 66, no. 6, 865-74, June 1989.

  130. habib90
    M. K. Habib,
    ``Boolean matrix representation for the conversion of minterms to Reed-Muller coefficients and the minimization of Exclusive-OR switching functions,''
    Int. J. Electron.
    (UK), vol. 68, no. 4, pp. 493-506, April 1990.

  131. habib92a
    M. K. Habib,
    ``Reed-Muller ExOR expansions for completely and incompletely specified functions using Boolean matrix representation,''
    Computer, Communication and Networking Systems: An Integrated Perspective. Proceedings of the International Conference on Information Engineering - ICIE '91,
    150-9 vol.1, 2 vol. xvi+1008, 1992, Elsevier, Amsterdam, Netherlands.

  132. habib93
    M.K. Habib,
    ``Efficient and fast algorithm to generate minimal Reed-Muller exclusive-OR expansions with mixed polarity for completely and incompletely specified functions and its computer implementation,''
    Comput. Electr. Eng. (USA), vol.19, no.3, 193-211, May 1993.

  133. habib93a
    M. K. Habib,
    `` Optimization of the Reed-Muller Exclusive-OR Expansions with Mixed Polarity for Completely and Incompletely Specified Functions,''
    Reed-Muller Proceedings
    , 1993.

    HARKING

  134. harking-moraga92
    B. Harking, and C. Moraga,
    ``Efficient derivation of Reed-Muller expansions in multiple-valued logic systems,''
    Proceedings. The Twenty-Second International Symposium on Multiple-Valued Logic,
    (Cat. No.92CH3113-8), 436-41, xv+482, 1992, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  135. harking90
    B. Harking,
    ``Efficient algorithm for canonical Reed-Muller expansions of Boolean functions,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol. 137, no. 5, pp. 366-70, Sept. 1990.

    HADDAD

  136. haddad-rosenberg92
    L. Haddad, and I. G. Rosenberg,
    ``Generating sequences for k-valued logic,''
    Inf. Sci.
    (USA), vol. 65, no. 3, pp. 275-82, 15 Nov. 1992.

    HAYES

  137. HAY71
    J.~P.~Hayes,
    ``On realizations of Boolean functions requiring a minimal or near minimal number of test,''
    IEEE Trans. Comput.
    , vol.~C-20, no.~12, pp.~1506-1513, Dec. 1971.

    HELLIWELL

  138. helliwell88
    M. Helliwell, and M. A. Perkowski,
    ``A Fast Algorithm to Minimize Multi-Output Mixed-Polarity Generalized Reed-Muller Forms,''
    Proc. of the IEEE/ACM 25-th Design Automation Conference,
    pp. 427 - 432, Anaheim, CA, June 12-15, 1988.

    HENGSTER

  139. hengster-drechsler95b
    Harry Hengster, Rolf Drechsler and Bernd Becker
    On Local Transformations and Path Delay Fault Testability
    Journal of Electronic Testing, Theory and Application (JETTA), Volume 7, pp. 173-191, December 1995
    Harry Hengster, Rolf Drechsler and Bernd Becker
    On the Application of Local Circuit Transformations with Special Emphasis on Path Delay Fault Testability
    IEEE VLSI Test Symposium, pp. 387-392, Princeton, 1995


    HETT Andreas Hett , Rolf Drechsler and Bernd Becker Fast and Efficient Construction of BDDs by Reordering Based Synthesis

    IEEE European Design & Test Conference, pp. 168-175, Paris, 1997
    MORE: Alternative Implementation of BDD-Packages by Multi-Operand Synthesis
    Andreas Hett , Rolf Drechsler and Bernd Becker
    IEEE European Design Automation Conference, pp. 164-169, Geneva, 1996


    HLAVICKA

  140. hlavicka-Klikar78
    J. Hlavicka, and J. Klikar,
    ``Easily tested tree realization of Reed-Muller expansion,''
    FTCS-8. The Eighth Annual International Conference on Fault-Tolerant Computing,
    217, xvii+226, 1978, IEEE, New York, USA.

    HONG

  141. hong93
    Q. Hong, B. Fei, H. Wu, M. A. Perkowski, and N. Zhuang,
    ``Fast Synthesis for Ternary Reed-Muller Expansion,''
    Proc. of the 23rd IEEE International Symposium on Multiple Valued Logic, ISMVL '93,
    pp. 14 - 16, Sacramento, CA, May 24 - 27, 1993.

    HO

  142. ho-perkowski94
    Ph. Ho, and M. A. Perkowski,
    ``Minimization of Fine-Grain FPGAs Using Free Kronecker Decision Diagrams,''
    Report, Department of Electrical Engineering
    , PSU, 1994. ******* EURODAC-94

  143. ho94
    Ph. Ho, "Investigation of the Solution Space of Tree/DAGs for Combinational Logic in CLI 6000 FPGAs,"
    M.S. Thesis,
    PSU, June 1994.

    HUANG

  144. huang-li90
    D. Huang, and W. Li,
    ``On CMOS exclusive OR design,''
    Proceedings of the 32nd Midwest Symposium on Circuits and Systems,
    (Cat. No.89CH2785-4), 829-32 vol.2, 2 vol. 1266, 1990, IEEE, New York, NY, USA.

    HURST

  145. hurst-book
    S. L. Hurst, The Logical Processing of Digital Signals
    , Crane-Russak,
    New York, 1978.

    HU

  146. hu87
    Z. Hu, ``Simple methods for evaluating the coefficients of the canonical RM expansion of multivalued functions,''
    Int. J. Electron.
    (UK), vol. 63, no. 6, pp. 851-6, Dec. 1987.

  147. hu-Wu87
    Z. Hu, and X. Wu,
    ``The logic synthesis using ternary universal-logic-module $U sub h$s,'' Proceedings of the Seventeenth International Symposium on Multiple-Valued Logic,

    (Cat. No.87CH2421-6), 250-9, x+356, 1987, IEEE Comput. Soc. Press, Washington, DC, USA.

  148. hu88
    Z. Hu, ``A map synthesis of ternary functions based upon Reed-Muller expansion,''
    Acta Electron. Sin.
    (China), vol. 16, no. 4, pp. 124-127, July 1988.
    I


  149. IBM
    ``Cross-coupled FET exclusive-OR/compare circuit,''
    IBM Tech. Disclosure Bull.
    (USA), vol. 28, no. 4, pp. 1572-3, Sept. 1985.

    IGUCHI

  150. Iguchi97
    Y. Iguchi, T. Sasao and M. Matsuura,"Kleene-TDDs," IEEE The 6th Asian Test Symposium, November 17-19, 1997, Akita, Japan, (accepted).

  151. Iguchi97a
    Y. Iguchi, T. Sasao, M. Matsuura, "On Properties of Kleene TDDs" Asia and South Pacific Design Automation Conference (ASPDAC'97), Makuhari, Japan, Jan. 1997, pp.473-476.

    ITOH

  152. itoh-Tsujii89
    T. Itoh, S. Tsujii,
    ``Structure of parallel multipliers for a class of fields GF($2 sup m$),''
    Inf. Comput.
    (USA), vol. 83, no. 1, pp. 21-40, Oct. 1989.
    J


    JAY

  153. JAY87
    C. Jay,
    ``XOR PLDs Simplify Design of Counters and Other Devices,''
    EDN
    , May 1987.

    JEONG

  154. JEON92
    S.~W. Jeong, B. Plessier, G. D. Hachtel, and F. Somenzi,
    ``Variable Ordering for Binary Decision Diagrams,''
    Proc. IEEE Euro-DAC
    pp. 447-451, March 1992, Brussels, Belgium.
    K


    KARKOURI

  155. kajihara
    S. Kajihara and T. Sasao,"On adders with minimum test," IEEE The 6th Asian Test Symposium, November 17-19, 1997, Akita, Japan, (accepted).

    KARKOURI

  156. karkouri-aboulhamid90
    Y. Karkouri, and El. M. Aboulhamid,
    ``Complexity of testing of logic circuits,''
    Tech. Sci. Inform.
    (France), vol. 9, no. 4, pp. 273-87, 1990.

  157. karpovsky76
    M. G. Karpovsky,
    ``Finite Orthogonal Series in the Design of Digital Devices,

    John Wiley, New York, 1976.

    KAMIYAMA

  158. kamiyama90
    H. Kamiyama, A. Shouno, Y. Umemoto, T. Kamiya,
    ``Very fast integrated optoelectronic logic for parallel computation using photodiode gates,''
    Jpn. J. Appl. Phys. 2, Lett.
    (Japan), vol. 29, no. 7, pp. 1248-51, July 1990.

    KARPLUS

  159. KARP92
    K. Karplus,
    ``ITEM: An If-Then-Else Minimizer for Logic Synthesis,''
    Proc. EURO-ASIC
    , pp. 2-7, June 1992, Paris, France.

    KEBSCHULL

  160. kebschull92
    U. Kebschull, E. Schubert, and W. Rosenstiel,
    ``Multilevel logic synthesis based on functional decision diagrams,''
    Proceedings. The European Conference on Design Automation
    , (Cat. No.92TH0414-3), pp. 43-47, xx+569, 1992, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

    KEIM

  161. keim
    Martin Keim, Michael Martin, Bernd Becker, Rolf Drechsler and Paul Molitor
    Polynomial Formal Verification of Multipliers
    IEEE VLSI Test Symposium, pp. 150-155, Monterey, 1997


    MC.KENZIE

  162. mcKenzie93
    L. McKenzie, L. Xu, and A. E. A. Almaini,
    ``Reed-Muller Binary Decision Diagrams,''
    Reed-Muller Proceedings
    , 1993.

    KODA

  163. koda-sasao91
    N. Koda, and T. Sasao,
    ``Four variable AND-EXOR minimum expressions and their properties,''
    Trans. Inst. Electron. Inf. Commun. Eng. D-I (Japan),
    vol. J74D-I, no. 11, pp. 765-73, Nov. 1991. *****

  164. koda-sasao-92
    N. Koda, and T. Sasao,
    ``Four-variable AND-EXOR minimum expressions and their properties,''
    Syst. Comput. Jpn. (USA),
    vol. 23, no. 10, pp. 27-41, 1992.

  165. koda-sasao92a
    N. Koda, and T. Sasao,
    ``An upper bound on the number of product terms in AND-EXOR minimum expressions,''
    Trans. Inst. Electron. Inf. Commun. Eng. D-I (Japan),
    vol. J75D-I, no. 3, pp. 135-42, March 1992.

  166. koda-sasao93
    N. Koda, and T. Sasao,
    ``A minimization method for AND-EXOR expressions using lower bound theorem,''
    Trans. Inst. Electron. Inf. Commun. Eng. D-I
    (Japan), vol. J76D-I, no. 1, pp. 1-10, Jan. 1993.

  167. koda-sasao93a
    N. Koda, and T. Sasao,
    ``LP Characteristic Vector of Logic Functions,''
    Reed-Muller Proceedings
    , 1993.

  168. koda-sasao93
    N. Koda and T. Sasao, "EXBOUND: A minimization algorithm for multiple- output AND-EXOR expressions," (in Japanese) Technical Report, IEICE Japan, FTS93-35,Oct. 1993.

  169. koda-sasao93a
    N. Koda and T. Sasao," LP equivalence class of logic functions," IFIP 10.5 Workshop on Application of the Reed-Muller expansion in Circuit Design, Sept. 1993.

  170. koda-sasao93b
    N. Koda and T. Sasao, "LP- Characteristic vectors of logic functions and their applications"(in Japanese), Trans. IEICE Japan, Part D-I, Vol. J76-D-1, No. 6, 1993, pp. 260-268.

  171. koda-sasao95
    N. Koda and T. Sasao, "An upper bound on the number of products in minimum ESOPs," IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansions in Circuit Design (Reed-Muller '95), Makuhari, Japan. Aug. 27-29, 1995.

  172. koda-sasao96
    N. Koda and T. Sasao, "A method to simplify multiple-output AND-EXOR expressions,"(in Japanese), Trans. IEICE, Vol. J79-D-1, No. 2, pp. 43-52, Feb. 1996.

    KODANDAPANI

  173. kodandapani73
    K. K. Kodandapani,
    ``Rectangular universal cellular array,'' Electron. Lett.
    (GB), vol. 9, no. 13, pp. 286-7, 28 June 1973.

  174. kodandapani74
    K. L. Kodandapani,
    ``A note on easily testable realizations for logic functions,'' IEEE Trans. Comput.
    (USA), vol. C-23, no. 3, pp. 332-333, March 1974.

  175. kodandapani-Setlur74
    K. L. Kodandapani, and R. V. Setlur,
    ``Multi-valued algebraic generalizations of Reed-Muller canonical forms,''
    Proceedings of the 1974 International Symposium on Multi-Valued Logic,
    pp. 505-27, iv+551, 1974, IEEE, New York, USA.

  176. kodandapani-Setlur75
    K. L. Kodandapani, and R. V. Setlur,
    ``Reed-Muller canonical forms in multivalued logic,'' IEEE Trans. Comput.
    (USA), vol. C-24, no. 6, pp. 628-36, June 1975.

  177. kodandapani-Pradhan76
    K. L. Kodandapani, and D. K. Pradhan,
    ``Further results on m-RMC expansions for m-valued functions,''
    6th International Symposium on Multi-Valued Logic,
    pp. 88-92, vii+272, 1976, IEEE, New York, USA.

  178. kodandapani77
    K. L. Kodandapani,
    ``Fault location in Reed-Muller canonic networks,''
    Proc. Inst. Electr. Eng. (GB),
    vol. 124, no. 4, pp. 345-348, April 1977.

  179. kodandapani-Setlur77
    K. L. Kodandapani, and R. V. Setlur,
    ``A note on minimal Reed-Muller canonical forms of switching functions,''
    IEEE Trans. Comput.
    (USA), vol. C-26, no. 3, pp. 310-13, March 1977.

  180. kodandapani78
    K. L. Kodandapani, S. C. Seth,
    ``On combinational networks with restricted fan-out,''
    IEEE Trans. Comput.
    (USA), vol. C-27, no. 4, pp. 309-18, April 1978.

    KUMAMOTO

  181. kumamoto-Henley78
    H. Kumamoto, and E. J. Henley,
    ``Top-down algorithm for obtaining prime implicant sets of non-coherent fault trees,''
    IEEE Trans. Reliab.
    (USA), vol. R-27, no. 4, pp. 242-9, Oct. 1978.

    KUNDU

  182. kundu-Reddy90
    S. Kundu, and S.M. Reddy,
    ``Robust tests for parity trees,''
    J. Electron. Test., Theory Appl.
    (Netherlands), vol. 1, no. 3, pp. 191-200, Oct. 1990.

  183. kundu92
    S. Kundu,
    ``Basis sets for synthesis of switching functions,''
    IEEE Trans. Comput.
    (USA), vol. 41, no. 4, pp. 489-493, April 1992.

    KRAUSS

  184. krauss81
    K. H. Krauss,
    ``Microcomputer produce code words without shift register,''
    Siemens Components
    (Engl. Ed.) (Germany), vol. 16, no. 1, pp. 16-20, March 1981.
    L




  185. ladjadj86
    M. Ladjadj, J. F. McDonald, D. H. Ho, and W. Murray, Jr.,
    ``Use of the subscripted DALG in submodule testing with applications in cellular arrays,''
    23rd ACM/IEEE Design Automation Conference. Proceedings,
    1986 (Cat. No.86CH2288-9), pp. 346-53, xviii+835, 1986, IEEE Comput. Soc. Press, Washington, DC, USA.

    LATYPOV

  186. latypov86
    R. Kh. Latypov,
    ``Using Reed-Muller codes in self-testing circuits,''
    Avtom. & Telemekh.
    (USSR), vol. 47, no. 9, pp. 145-51, Sept. 1986.

  187. latypov92
    R. Kh. Latypov,
    ``Testable circuit design for ring testing,''
    Avtom. Telemekh.
    (Russia), vol. 53, no. 2, pp. 132-5, Feb. 1992.

    LEE

  188. lee-Chang93
    G. Lee, and J. Y. Chang,
    ``Synthesis of Multi-level Reed Muller Circuits using Matrix Transformations,''
    Reed-Muller Proceedings
    , 1993.

  189. lee-hwang93
    G. Lee, and M. Hwang,
    ``Testability of a Class of Multi-level Reed Muller Circuits,''
    Reed-Muller Proceedings
    , 1993.

    LLOYD

  190. LLOY80
    A. M. Lloyd,
    ``Design of Multiplexer Universal-Logic-Module Networks Using Spectral Techniques,''
    IEE Proc. Pt. E.,
    vol. 127, pp. 31-36, Jan. 1980.

    LOTFI

  191. lotfi-Tosser79
    Z. M. Lotfi, and A. J. Tosser,
    ``Overlapping loops for Reed-Muller expansions in Karnaugh maps,''
    Int. J. Electron.
    (GB), vol. 46, no. 6, pp. 563-567, June 1979.

  192. lotfi-Tosser79a
    Z. M. Lotfi, and A. J. Tosser,
    ``Systematic method of searching for minimum generalised Reed-Muller forms using a variable state function,''
    IEE J. Comput. & Digital Tech.
    (GB), vol. 2, no. 5, pp. 210-2, Oct. 1979.

    deLUSTRAC

  193. deLustrac91
    A. de Lustrac, P. Crozat, and R. Adde,
    ``Design of fast Josephson arithmetic circuits,''
    IEEE Trans. Magn. (USA)
    , vol. 27, no. 2, PT.4, pp. 2867-2871, March 1991.
    M


    MA-HUA-XIAO

  194. ma84
    Ma Hua-xiao,
    ``Logical features and network design of Searle operations,''
    Acta Electron. Sin.
    (China), vol. 12, no. 2, pp. 1-8, March 1984.

    MATSUDA

  195. matsuda-Shibata91
    K. Matsuda, and J. Shibata,
    ``Optoelectronic approach to optical parallel processing based on the photonic parallel memory (PPM),''
    Proc. SPIE - Int. Soc. Opt. Eng.
    (USA), vol. 1562, pp. 21-29, 1991.

    MATHERON

  196. matheron85
    G. Matheron, P. Migny, and O. Sie,
    ``A Josephson four-bit full adder using direct coupled functional gates,''
    IEEE Trans. Magn.
    (USA), vol. MAG-21, no. 2, pp. 555-557, March 1985.

    MINATO

  197. MINA90
    S. Minato, N. Ishiura, and S. Yajima,
    ``Shared Binary Decision Diagram with Attributed Edges for Efficient Boolean Function Manipulation,''
    Proc. 27th ACM/IEEE DAC,
    pp. 52-57, 1990.

    MLYNAROVIC

  198. mlynarovic83
    M. Mlynarovic,
    ``Utilization of universal ULM-2 logic modules for logic networks synthesis,''
    Elektrotech. Cas.
    (Czechoslovakia), vol. 34, no. 6, pp. 385-97, 1983.

  199. mlynarovic83a
    M. Mlynarovic,
    ``Algorithm for minimisation of the Reed-Muller expansions of Boolean functions,''
    Elektrotech. Cas.
    (Czechoslovakia), vol. 34, no. 5, pp. 344-52, 1983.

    MONTEIRO

  200. monteiro72
    P. Monteiro, and T. R. N. Rao,
    ``A residue checker for arithmetic and logical operations,''
    Digest of Papers from the 1972 International Symposium on Fault-Tolerant Computing,
    pp. 8-13, 215, 1972, IEEE, New York, USA. ?????

    MOELLER

  201. moller95
    Dirk M"oller, Paul Molitor and Rolf Drechsler
    Symmetry based Variable Ordering for ROBDDs
    In: Logic and Architecture Synthesis - State-of-the-art and novel approaches,
    edited by G. Saucier and A. Mignotte, Chapman & Hall, pp. 70-81, 1995


    MOLITOR

  202. Motorola
    Motorola MPA10XX Data Sheet, 1994.

    MUKHOPADHYAY

  203. MUKH69
    A. A. Mukhopadhyay,
    ``Unate Cellular Logic,''
    IEEE Trans. on Comput.
    , Vol. 18, no. 2, pp. 114-121, Febr. 1969.

  204. MUKHOBOOK
    A. Mukhopadhyay,
    ``Recent Developments in Switching Theory,''
    Academic Press,
    New York, London, 1971.

  205. mukhopadhyay-Schmitz70
    A. Mukhopadhyay, and G. Schmitz,
    ``Minimization of EXCLUSIVE OR and LOGICAL EQUIVALENCE switching circuits,''
    IEEE Trans. Comput.
    (USA), vol. C-19, no. 2, pp. 132-40, Feb. 1970.

    MULLER

  206. muller54
    D. E. Muller,
    ``Application of Boolean Algebra to Switching Circuit Design and to Error Detection'',
    IRE Trans. on Electr. Comp.
    , vol. EC-3, pp. 6-12, Sept. 1954.

    MURGAI

  207. MURG90
    R. Murgai, Y. Nishizaki, N. Shenoy, R. K. Brayton, and A. Sangiovanni-Vincentelli,
    ``Logic Synthesis for Programmable Gate Arrays,''
    Proc. 27th ACM/IEEE DAC
    , pp. 620-625, 1990.

  208. MURG91
    R. Murgai, N. Shenoy, R. K. Brayton, and A. Sangiovanni-Vincentelli,
    ``Improved Logic Synthesis Algorithms for Table Look Up Architectures,''
    Proc. IEEE Int. Conf. on CAD
    , pp. 564-567, Nov. 1991, Santa Clara, CA.

  209. MURG92
    R. Murgai, R. K. Brayton, and A. Sangiovanni-Vincentelli,
    ``An Improved Synthesis Algorithm for Multiplexor-based PGA's,''
    Proc. 29th ACM/IEEE DAC
    , pp. 380-386, June, 1992, Anaheim, CA.

    MUZIO

  210. muzio-Wesselkamper86
    Muzio, Wesselkamper,
    ``Multiple-valued switching theory,''
    Adam Hilger,
    Bristol, England.
    N

    O


    OKADA

  211. okada89
    K. Okada,
    ``Devices for custom LSIs,''
    J. Soc. Instrum. Control Eng. (Japan),
    vol. 28, no. 10, pp. 848-53, Oct. 1989.

    ORTEGA

  212. ortega91
    J. Ortega, A. Prieto, F. J. Pelayo, A. Lloris, and P. Martin-Smith,
    ``Optimization problems on concurrent testing solved by neural networks,'
    Artificial Neural Networks. International Workshop IWANN '91 Proceedings,
    385-94, xiii+476, 1991, Springer-Verlag, Berlin, Germany.
    P


    PAGE

  213. page80
    E. W. Page,
    ``Minimally testable Reed-Muller canonical forms,''
    IEEE Trans. Comput.
    (USA), vol. C-29, no. 8, pp. 746-50, Aug. 1980.

  214. PAL
    A. Pal, ``An Algorithm for Optimal Logic Design Using Multiplexers,''
    IEEE Trans. on Comp.,
    vol. 35, no. 8, pp. 755-757, 1986.

    PERKOWSKI

  215. perkowski92
    Perkowski, M.A.
    The generalized orthonormal expansion of functions with multiple-valued inputs and some of its applications
    Proceedings, The Twenty-Second International Symposium on Multiple- Valued Logic
    (Cat. No.92CH3113-8), 442-50, xv+482, 1992, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  216. perkowski-sarabi-schafer91
    Perkowski, M.A., Sarabi, A., Schafer, I.,
    "Application of orthogonal transforms in image processing,"
    Northcon Conference Record,
    303-9, viii+434, 1991, Electron. Conventions Manage, Los Angeles, CA, USA.

  217. PER92
    M.~A.~Perkowski, L.~Csanky, A.~Sarabi, and I.~Sch\"{a
    fer,
    ``Fast minimization of mixed-polarity AND-XOR canonical networks,''
    Proc.~ICCD-92
    , pp.~33-36, Oct. 1992.

  218. perkowski93
    M. A. Perkowski, "A Fundamental Theorem for EXOR Circuits,"
    Proc. of IFIP W.G. 10.5 Workshop on Applications of the Reed-Muller Expansion in Circuit Design,"
    Hamburg, Germany, September 16-17, pp. 52 - 60, 1993.

  219. perkowski-sarabi-beyl
    M. A. Perkowski, A. Sarabi, F. R. Beyl,
    "Universal XOR Canonical Forms of Switching Functions,"
    Proc. of IFIP W.G. 10.5 Workshop on Applications of the Reed-Muller Expansion in Circuit Design,"
    Hamburg, Germany, September 16-17, pp. 27 - 32, 1993.

  220. perkowski-csanky-sarabi
    M. Perkowski, L. Csanky, A. Sarabi, I. Schaefer,
    "Minimization of Mixed-Polarity Canonical AND/EXOR Forms,"
    Proc. of the IEEE International Conference on Computer Design, ICCD'92,
    Boston, October 11-13, pp. 32 - 36, 1992.

  221. perkowski-ortho
    M. A. Perkowski,
    "The Generalized Orthonormal Expansion of Functions with Multiple-Valued Inputs and Some of its Applications,"
    Proc. of the 22nd IEEE International Symposium on Multiple Valued Logic, ISMVL'92,
    pp. 442 - 450, Sendai, Japan, May 27-29, 1992.

  222. perkowski-johnson
    M. A. Perkowski, P. D. Johnson,
    "Canonical Multivalued-Input Reed-Muller Trees and Forms,"
    Proc. of the Third NASA Symposium on VLSI Design,
    pp. 11.3.1-11.3.13, Moscow, Idaho, October 30-31, 1991.

  223. perkowski-dysko
    M. A. Perkowski, P. Dysko, B. J. Falkowski,
    "Two Learning Methods for a Tree-Search Combinatorial Optimizer,"
    Proc. of IEEE International Phoenix Conference on Computers and Communication,
    pp. 606 - 613, Scottsdale, Arizona, March 1990.

  224. perkowski-helliwell
    M. A. Perkowski, M. Helliwell, P. Wu,
    "Minimization of Multiple-Valued Input, Multi-Output Mixed-Radix Exclusive Sums of Products for Incompletely Specified Boolean Functions,"
    Proc. of the 19th ISMVL, International IEEE Symposium on Multiple-Valued Logic,
    pp. 256 - 263, Guangzhou, People's Republic of China, May 1989.

  225. perkowski-northcon91
    M. A. Perkowski, A. Sarabi, I. Schaefer,
    "Application of Orthogonal Transforms in Image Processing,"
    Proc. of Northcon '91,
    pp. 303 - 309, Portland, 1-3 October 1991.

  226. perkowski-chrzanowska-iscas
    M. A. Perkowski, M. Chrzanowska-Jeske,
    "An Exact Algorithm to Minimize Mixed-Radix Exclusive Sums of Products for Incompletely Specified Boolean Functions,"
    Proc. of the IEEE ISCAS'90, International Symposium on Circuits and Systems,
    pp. 1652 - 1655, New Orleans, 1-3 May 1990.

  227. perkowski-shahjahan12
    M.A. Perkowski, and A. Shahjahan,
    "Efficient Rectangle Factorization Algorithm for ESOP Circuits",
    PSU Report,
    Dec. 1991.

  228. PERK92
    M. A. Perkowski, "The Generalized Orthonormal Expansions of Functions with Multiple-Valued Inputs and Some of its Applications," Proc. 22nd ISMVL,
    pp. 442-450, May, 1992, Sendai, Japan.

  229. Perkowski-fundam
    M. A. Perkowski,
    "A Fundamental Theorem for Exor Circuits,"
    Proc. of the IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansion in Circuit Design,
    Hamburg, Germany, September 1993.

  230. Perkowski-Sarabi-Beyl
    Perkowski, M.A. and Sarabi, A. and Beyl, F.R. ``XOR Canonical Forms of Switching Functions'',

    , Reed-Muller Proceedings

    , 1993,

  231. Mateusz_Perkowski
    Perkowski, M.J.
    , Reed-Muller Integrated Research/Teaching/Design Environment

    , Reed-Muller Proceedings, 1993


    PING-DONG

  232. pingDong83
    Ping Dong, ``The optimization of GMC over GF(p),''
    Proc. Thirteenth Int. Symp. on Multiple-Valued Logic,
    pp. 342-7, xii+431, 1983, IEEE, New York, USA.

    PIERZCHALA

  233. pierzchala94
    E. Pierzchala, and M. Perkowski,
    ``High Speed Field Programmable Analog Array Architecture Design,''

    Proc. of the FPGA'94, 1994 ACM/SIGDA Second International Workshop on Field-Programmable Gate Arrays.


    PITTY

  234. pitty-salmon88
    E. B. Pitty, and J. V. Salmon,
    ``Input irredundancy of mixed-polarity Reed-Muller equations,''
    Electron. Lett.
    (UK), vol. 24, no. 5, pp. 258-60, 3 March 1988.

    PRADHAN

  235. pradhan-Reddy72
    D.K. Pradhan, and S. M. Reddy,
    ``Error-control techniques for logic processors,''
    IEEE Trans. Comput.
    (USA), vol. C-21, no. 12, pp. 1331-6, Dec. 1972.

  236. pradhan-Reddy72
    D. K. Pradhan, and S. M. Reddy,
    ``A design technique for synthesis of fault-tolerant adders,''
    Digest of Papers from the 1972 International Symposium on Fault-Tolerant Computing,
    pp. 20-24, 215, 1972, IEEE, New York, USA.

  237. pradhan74
    D. K. Pradhan,
    ``Fault-tolerant carry-save adders,''
    IEEE Trans. Comput.
    (USA), vol. C-23, no. 12, pp. 1320-2, Dec. 1974.

  238. pradham74a
    D. K. Pradham,
    ``A multivalued switching algebra based on finite fields,''
    Proc. 1974 Int. Symp. on Multi-Valued Logic,
    pp. 95-112, iv+551, 1974, IEEE, New York, USA.

  239. pradhan77
    D. K. Pradhan,
    ``Error control in array processors,''
    1977 IEEE Int. Symp. on Information Theory
    pp. 94, 1977, IEEE, New York, USA.

  240. pradhan78
    D. K. Pradhan,
    ``Universal test sets for multiple fault detection in AND-EXOR arrays,''
    IEEE Trans. Comput.
    , vol.~C-27, no.~2, pp.~181-187, Feb. 1978.

  241. pradhan78
    D. K. Pradhan,
    ``A theory of Galois switching functions,''
    IEEE Trans. Comput.
    (USA), vol. C-27, no. 3, pp. 239-48, March 1978.

  242. pradhan-Patel??
    D. K. Pradhan, and A. M. Patel,
    ``Reed-Muller like canonic forms for multivalued functions,''
    IEEE Trans. Comput.
    (USA), vol. C-24, no. 2, pp. 206-10.

    PURWAR

  243. purwar91
    S. Purwar,
    ``An efficient method of computing generalized Reed-Muller expansions from binary decision diagram,''
    IEEE Trans. Comput.
    (USA), vol. 40, no. 11, pp. 1298-301, Nov. 1991.

    PYO

  244. pyo-yazdani88
    S. S. Pyo, and M. Yazdani,
    ``Design and automatic generation of a CMOS NOR-NOR testable programmable logic array (CTPLA),''
    Conf. Proc.: 1988 IEEE SOUTHEASTCON (Cat. No.88CH2571-8), 1- 5, 693, 1988, IEEE, New York, NY, USA.
    R


    RAO

  245. rao81
    T. R. N. Rao, ``Arithmetic of finite fields,''
    Proc. 5th Symp. on Comp. Arithmetic,
    2-5, 1981, IEEE,
    New York, USA.

    REED

  246. reed54
    I. S. Reed,
    ``A Class of Multiple-Error-Correcting Codes and Their Decoding Scheme'',
    IRE Trans. on Inform. Th.
    , vol. PGIT-4, pp. 38-49, 1954.

    REDDY

  247. reddy-pai88
    B. R. K. Reddy, and A. L. Pai,
    ``Reed-Muller transform image coding,''
    Comput. Vis. Graph. Image Process.
    (USA), vol. 42, no. 1, pp. 48-61, April 1988.

  248. reddy72
    S. M. Reddy,
    ``Easily testable realizations for logic functions,''
    Digest of Papers from the 1972 Int. Symp. on Fault-Tolerant Computing,
    pp. 126-30, 215, 1972, IEEE, New York, USA.

  249. reddy72
    S. M. Reddy,
    ``Easily testable realizations for logic functions,''
    IEEE Trans. Comput.
    , vol. C-21, no. 11, pp. 1183-1188, Nov. 1972.

    RIEGE

  250. riege-Anheier93
    M. Riege, and W. Anheier,
    ``An Approach to PLA Test Pattern Generation Using Reed-Muller Networks,''
    Reed-Muller Proceedings
    , 1993.

    ROBINSON

  251. robinson89
    J. P. Robinson,
    ``Circular built-in self-test,''
    Northcon/89 Conference Record,
    pp. 290-294, 1989, Electron. Conventions Managers, Ventura, CA, USA.

    ROLLWEGE

  252. rollwage93
    U. Rollwage,
    ``The Complexity of Mod-2 Sum PLA's for Symmetric Functions,''
    Reed-Muller Proceedings
    , 1993.

    ROSENSTIEL

  253. Rosenstiel-Hamburg
    W. Rosenstiel (Ed.),
    `` Proceedings of the IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansion in Circuit Design,''
    Hamburg, Germany, September 1993.

    ROTH

  254. roth-benedek91
    R. M. Roth, and G. M. Benedek,
    ``Interpolation and approximation of sparse multivariate polynomials over GF(2),''
    SIAM J. Comput.
    (USA), vol. 20, no. 2, pp. 291-314, April 1991.

    RUDELL

  255. Rudell
    R. Rudell,
    ``Dynamic Variable Ordering for Ordered Binary Decision Diagrams,''
    Proc. Int. Conf. on Computer Aided Design
    , pp. 42-47, 1993.
    S


    SALUJA

  256. saluja-Reddy74
    K. K. Saluja, and S. M. Reddy,
    ``Easily testable two-dimensional cellular logic arrays,''
    IEEE Trans. Comput.
    (USA), vol. C-23, no. 11, pp. 1204-7, Nov. 1974.

  257. saluja-Reddy75
    K. K. Saluja, and S. M. Reddy,
    ``Fault detecting test sets for Reed-Muller canonic networks,''
    IEEE Trans. Comput.
    , vol. C-24, no. 10, pp. 995-998, Oct. 1975.

  258. saluja-Ong79
    K. K. Saluja, and E. H. Ong,
    ``Minimization of Reed-Muller canonic expansion,''
    IEEE Trans. Comput.
    , vol. C-28, no. 7, pp. 535-537, July 1979.

  259. saluja80
    K. K. Saluja,
    ``Synchronous sequential machines: a modular and testable design,''
    IEEE Trans. Comput.
    , vol. C-29, no. 11, pp. 1020-1025, Nov. 1980.

    SARABI

  260. SAR92
    A.~Sarabi and M.~A.~Perkowski,
    ``Fast exact and quasi-minimal minimization of highly testable fixed polarity AND/XOR canonical networks,''
    Design Automation Conference 1992
    , pp.~20-35, June 1992.

  261. Sarabi93
    A. Sarabi, P.F. Ho, K. Iravani, W.R. Daasch, and M. A. Perkowski,
    ``Minimal Multi-level Realization of Switching Functions based on Kronecker Functional Decision Diagrams,''
    Proc. IWLS '93, International Workshop on Logic Synthesis.
    Tahoe City, CA, pp. P3a-1 - P3a-6, May 1993.

  262. Sarabi93a
    A. Sarabi, and M. A. Perkowski,
    ``Design for Testability Properties of AND/XOR Networks,''
    IFIP 10.5 Workshop on Application of the Reed-Muller expansion in Circuit Design
    , Hamburg, Germany, Sept. 16-17, pp. 147 - 153, 1993.

  263. Sarabi93b
    A. Sarabi, M. A. Perkowski,
    ``Exact and Approximate Algorithms for Minimization of Fixed-Polarity AND/EXOR Canonical Networks,''
    submitted to IEEE Trans. on Comp.
    , Spring 1994.

  264. Sarabi93c
    A. Sarabi, M. Chrzanowska-Jeske, M. A. Perkowski,
    ``Comprehensive Logic and Layout Synthesis for Cellular FPGAs,''
    DAC '94
    in October 1993.

  265. Sarabi93c
    A. Sarabi,
    ``Application of Canonical Expansions to Design Highly Testable Logic Circuits and Mapping for Cellular Field Programmable Gate Arrays,''
    Ph.D., Thesis,
    PSU, 1994.

    SARKAR

  266. sarkar-choudhury82
    S. Sarkar, and A. K. Choudhury,
    ``An algorithm for finding the minimal Reed-Muller canonic expansion of switching functions,''
    J. Inst. Electron. & Telecommun. Eng.
    (India), vol. 28, no. 9, pp. 462-466, Sept. 1982.

    SASAO

  267. SAS87
    T.~Sasao and H.~Fujiwara,
    ``A design method of AND-EXOR PLAs with universal tests,'' (in Japanese),
    Technical Report of IECE Japan
    , FTS86-25, Feb. 1987.

  268. sasao-besslich90
    T.~Sasao and P.~Besslich,
    ``On the complexity of MOD-2 sum PLA's,''
    IEEE Trans. Comput.
    , vol.~39, no.~2, pp.~262-266, Feb. 1990.

  269. sasao92
    T. Sasao,
    ``Optimization of multiple-valued AND-EXOR expressions using multiple-place decision diagrams,''
    Proc. 22-nd Int. Symp. on Multiple-Valued Logic,
    (Cat. No.92CH3113-8), 451-8, 1992, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  270. sasao-yellow
    T. Sasao (ed.), ``Logic Synthesis and Optimization,''
    Kluwer Academic Publishers
    , 1993.

  271. SAS93b
    T.~Sasao, ``AND-EXOR expressions and their optimization,''
    in (Sasao ed.) Logic Synthesis and Optimization
    , Kluwer Academic Publishers, 1993.

  272. SAS93c
    T.~Sasao, ``EXMIN2: A simplification algorithm for exclusive-OR sum-of-products expressions for multiple-valued-input two-valued-output functions,''
    IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems
    , vol.~12, No.~5, pp.~621-632, May 1993.

  273. SAS93d
    T.~Sasao, ``An exact minimization of AND-EXOR expressions using BDDs,''
    IFIP 10.5 Workshop on Application of the Reed-Muller expansion in Circuit Design
    , Sept. 1993.

  274. SAS94
    T.~Sasao and D.~Debnath, ``An exact minimization algorithm for generalized Reed-Muller expressions,''
    Proc. RM'95,Chiba. ******

  275. SAS97
    T. Sasao "Complexity measure for AND-EXOR expressions," Proc. 3rd International Workshop on Applications of the Reed-Muller Expansion in Circuit Design (Reed-Muller'97), Oxford, U.K., pp. 145-156, Sept. 19-20, 1997.

  276. SAS97a
    T. Sasao, "Easily testable realizations for generalized Reed-Muller expressions." IEEE Transactions on Computers, Vol.46, No.6, June 1997, pp.709-715.

  277. SAS97b
    T. Sasao, "Ternary decision diagrams: survey"(invited paper) IEEE International Symposium on Multiple-Valued Logic, Nova Scotia, Canada, May 28-30, 1997, pp.241-250.

    1996

  278. SAS96
    T. Sasao and D. Debnath, "Generalized Reed-Muller expressions: Complexity and an exact minimization algorithm," IEICE Transactions Vol. E79-A. No.12, Dec. 1996, pp.2123-2130.

  279. SAS96b
    T. Sasao, "Representations of logic functions using EXOR operators and their application to logic design," Journal of IEICE Japan, (in Japanese), Feb. 1996, pp. 147-154.

  280. SAS96c
    T. Sasao and M. Fujita (e.d.), Representations of Discrete Functions, Kluwer Academic Publisher, May 1996.

    1995

  281. SAS95
    T. Sasao, "A design method for AND-OR-EXOR three-level networks," ACM/IEEE International Workshop on Logic Synthesis, Tahoe City, California, May 23-26, 1995, pp.8:11- 8:20.

  282. SAS95a
    T. Sasao, "Representation of logic functions using EXOR operators," IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansions in Circuit Design (Reed-Muller '95), Makuhari, Japan. Aug. 27-29, 1995.

  283. SAS95b
    T. Sasao, H. Hamachi, S. Wada and M. Matsuura, "Multi-level logic synthesis based on pseudo-Kronecker decision diagrams and logical transformation," IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansions in Circuit Design (Reed-Muller '95), Makuhari, Japan. Aug. 27-29, 1995.

  284. SAS95c
    T. Sasao and F. Izuhara, "Exact minimization of AND-EXOR expressions using multi-terminal EXOR ternary decision diagram," IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansions in Circuit Design (Reed-Muller '95), Makuhari, Japan. Aug. 27-29, 1995.

    1994

  285. SAS94
    T. Sasao and J. T. Butler, "A design method for look-up table type FPGA by pseudo-Kronecker expansion" IEEE ISMVL-94, May 1994, pp. 97-106.

  286. SAS94a
    T. Sasao, "Logic design of FPGAs"(in Japanese), Jo-Ho-Shori, Vol. 35, No. 6, pp. 530-534, June 1994.

  287. SAS94b
    T. Sasao, "Easily testable realization for generalized Reed-Muller expressions," IEEE The 3rd Asian Test Symposium, November 15-17, 1994, Nara Japan, pp. 157-162.

  288. SAS94c
    T. Sasao, "An exact minimization algorithm for generalized Reed-Muller expressions IEEE Asia-Pacific Conference on Circuits and Systems (APCCAS'94) December 5-8, 1994, Taipei, Taiwan, pp. 460-465.

    1993

  289. SAS93
    T. Sasao, "Optimization of pseudo-Kronecker expressions using multiple- place decision diagrams," IEICE Transactions on Information and Systems, May 1993, pp. 562-570.

  290. SAS93b
    T. Sasao, "EXMIN2: A simplification algorithm for exclusive-OR-Sum-of -products expressions for multiple-valued input two-valued output functions," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 12, No. 5, May 1993, pp. 621-632.

  291. SAS93c
    T. Sasao," Ternary decision diagrams and their applications," International Workshop on Logic Synthesis, Tahoe City, California May 23-26,1993.

  292. SAS93d
    T. Sasao, "An exact minimization of AND-EXOR expressions using BDDs," IFIP 10.5 Workshop on Application of the Reed-Muller expansion in Circuit Design, Sept. 1993.

  293. SAS93e
    T. Sasao, "An exact minimization of AND-EXOR expressions using reduced covering functions, "Proc. of the Synthesis and Simulation Meeting and International Interchange, October 20-22, 1993, pp. 374-383.

  294. SAS93f
    T. Sasao and M. Matsuura," A minimization method for AND-EXOR expressions using BDDs"(in Japanese), Technical Report. IEICE Japan, FTS93-34, Oct. 1993.

    SAUL

  295. saul90
    J. M. Saul,
    ``An improved algorithm for the minimization of mixed polarity Reed-Muller representations,''
    Proc. 1990 IEEE Int. Conf. on Computer Design: VLSI in Computers and Processors,
    (Cat. No.90CH2909-0), pp. 372-375, 1990, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  296. saul91
    J. Saul,
    ``An algorithm for the multi-level minimization of Reed-Muller representations,''
    IEEE Int. Conf. on Computer Design: VLSI in Computers and Processors,
    (Cat. No.91CH3040-3), pp. 634-637, 1991, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  297. saul92
    J. Saul,
    ``Logic synthesis for arithmetic circuits using the Reed-Muller representation,''
    Proc. European Conf. on Design Automation,
    (Cat. No.92TH0414-3), pp. 109-113, 1992. IEEE Comput. Soc. Press,
    Los Alamitos, CA, USA.

  298. saul93
    J. Saul,
    ``Towards a Mixed Exclusive-/Inclusive-OR Factored Form,''
    Reed-Muller Proceedings , 1993.

    SCHAEFER

  299. schafer90
    I. Schaefer,
    ``An Effective Cube Comparison Method for Discrete Spectral Transformations of Logic Functions,''
    M.S., Thesis,
    PSU, June 1990.

  300. schafer91
    I. Schaefer, B.J. Falkowski, and M. A. Perkowski,
    ``An Efficient Computer Algorithm for the Calculation of Walsh Transform for Completely and Incompletely Specified Multiple-Valued Input Binary Functions,''
    Proc. of the 34th IEEE Midwest Symposium on Circuits and Systems,
    Monterey, CA, May 1991.

  301. schafer91a
    I. Schaefer, B. J. Falkowski, and M. A. Perkowski,
    ``A Fast Computer Implementation of Adding and Arithmetic Multi-Polarity Transforms for Logic Design,''
    Proc. of the 34th IEEE Midwest Symposium on Circuits and Systems,
    Monterey, CA, May 1991.

  302. schaefer-perkowski91
    I. Schaefer, and M. A. Perkowski,
    ``Multiple-Valued Input Generalized Reed-Muller Forms,''
    Proc. of the 21th IEEE International Symposium on Multiple Valued Logic, ISMVL'91,
    pp. 40 - 48, Victoria, British Columbia, May 1991.

  303. schafer-perkowskiIEE92
    I. Schafer, M. A. Perkowski,
    ``Multiple valued input generalised Reed-Muller forms,''
    IEE Proc. E, Comput. Digit. Tech.,
    (UK), vol. 139, no. 6, pp. 519-527, Nov. 1992.

  304. schaferPhD
    I. Schaefer,
    ``Orthogonal and Nonorthogonal Expansions for Multi-Level Logic with Applications to FPGA Mapping,''
    Ph.D. Thesis
    , PSU, June 1992.

  305. schafer-falkowski92
    I. Schaefer, B. J. Falkowski, and M. A. Perkowski,
    "Generation of Adding and Arithmetic Multi-Polarity Transforms for Incompletely Specified Boolean Functions,"
    Int. J. of Electron.,
    vol. 73, no. 2., pp. 321 - 331, 1992.

  306. schaefer-hamburg
    I. Schaefer, M.A. Perkowski, and H.M. Wu,
    ``Orthogonal Expansions for Multilevel Logic Synthesis and the Technology Mapping to FPGAs,'' Proc. Int. Workshop on Application of Reed-Muller Expansion to Circuit Design,

    Hamburg, Germany, Sept, 1993, pp. 42-51.

  307. schaefer-hamburg2
    I. Schaefer, M. A. Perkowski, M.A. and H. Wu,
    ``Multilevel Logic Synthesis for Cellular FPGAs Based on Orthogonal Expansions,''
    Reed-Muller Proceedings, 1993
    , ********

  308. schaefer93
    I. Schaefer, and M. A. Perkowski,
    ``Synthesis of Multi-Level Multiplexer Circuits for Incompletely Specified Multi-Output Boolean Functions with Mapping Multiplexer Based FPGAs,''
    IEEE Trans. on Comp. Aided Design,
    vol. 12, no. 11, Nov. 1993, pp. 1655 - 1664.

  309. schaefer94
    I. Schaefer, and M. Perkowski,
    ``Applications of New Orthogonal Transforms in Digital Design,''
    In R. Stankovic, (ed.), "Formal Methods in Spectral Analysis,"


    SCHMOKLER

  310. schmokler69
    M. S. Schmokler, ``Mod-2 Sums of Products,''
    IEEE Trans. on Comp.,
    vol. C-18, no. 10., October 1969.

    SCHMOLL

  311. scholl97
    Christoph Scholl, Rolf Drechsler and Bernd Becker Functional Simulation using Binary Decision Diagrams

    International Workshop on Logic Synthesis, Lake Tahoe, 1997


    SCHUBERT

  312. schubert92
    E. Schubert, U. Kebschull, and W. Rosenstiel,
    ``FDD based technology mapping for FPGA,''
    Proc. Euro ASIC '92
    , pp. 14-18, 1992, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

  313. schubert93
    E. Schubert, U. Kebschull, and W. Rosenstiel,
    ``Some Optimizations for Functional Decision Diagrams,''
    Reed-Muller Proceedings, 1993.

    SETH

  314. seth-Kodandapani77
    S.~C.~Seth, and K.~L.~Kodandapani,
    ``Diagnosis of faults in linear tree networks,''
    IEEE Trans. Comput.
    , vol.~C-26, no.~1, pp.~29-33, Jan. 1977.

    SONG

  315. hongBokSong90
    H. B. Song, and M. K. Kim,
    ``A study on the design method for AND-EXOR PLA's with input decoders,''
    Tech. Junior Coll., South Korea)
    , J. Korean Inst. Telemat. Electron. (South Korea), vol. 27, no. 3, pp. 31-9, March 1990.

  316. song92
    N. Song, ``Minimization of Exclusive-Or Sum of Product Expressions for Multiple-Valued Input Incompletely Specified Functions,''
    M.S., Thesis,
    PSU, August 1992.

  317. song93
    N. Song, and M. A. Perkowski,
    ``A New Design Methodology for Two-Dimensional Logic Arrays,''
    Proc. of IEEE Int. Workshop on Logic Synthesis, IWLS '93,
    Tahoe City, CA, pp. 1 - 17, May 1993.

  318. song93a
    N. Song, and M. A. Perkowski,
    ``EXORCISM-MV-2: Minimization of Exclusive Sum of Products Expressions for Multiple-Valued Input Incompletely Specified Functions,''
    Proc. of the 23nd IEEE Int. Symp. on Multiple Valued Logic, ISMVL '93,
    pp. 132 - 137, Sacramento, CA, May 24-27, 1993.

  319. Song94
    N. Song, and M. A. Perkowski,
    ``A New Design Methodology for Two-Dimensional Logic Arrays,'' submitted to DAC '94
    . ******


  320. song1
    N. Song and M. Perkowski,
    "A new approach to mapping for Fine Grain FPGAs,"
    submitted to Journal on VLSI Design.


  321. Song94a
    N. Song, and M. A. Perkowski,
    ``Minimization of Exclusive Sum of Products Expressions for Multi-Output Multiple-Valued Input Switching Functions,''
    *** submitted to IEEE Transactions on Computers,
    Fall 1994.

    STANKOVIC

  322. stankovic82
    R. S. Stankovic,
    ``A note of the relation between Reed-Muller expansions and Walsh transforms,''
    IEEE Trans. Electromagn. Compat.
    , vol. EMC-24, no. 1, pp. 68-70, Feb. 1982.

  323. stankovic-tosic89
    M. Stankovic, and Z. Tosic,
    ``Programmable universal logic module,''
    Automatika
    (Yugoslavia), vol. 30, no. 3-4, pp. 87-90, 1989.

  324. stankovic-moraga93
    R. S. Stankovic, C. Moraga,
    ``Reed-Muller-Fourier Representations of Multiple-Valued Functions over Galois Fields of Prime Cardinality,''
    Reed-Muller Proceedings
    , 1993.

  325. stankovic-94
    R. S. Stankovic, M. Stankovic, C. Moraga, and T. Sasao, "The calculation of Reed-Muller coefficients of multiple-valued functions through multi-place decision diagrams," IEEE ISMVL-94, May 1994, pp. 82-88.

  326. stankovic-95
    R. S. Stankovic, T. Sasao, and C. Moraga, "Spectral transforms decision diagrams," IFIP WG 10.5 Workshop on Applications of the Reed-Muller Expansions in Circuit Design (Reed-Muller '95), Makuhari, Japan. Aug. 27-29, 1995.

    STEINBACH

  327. steinbach-book
    Steinbach book,


  328. steinbach-Kempe93
    B. Steinbach, and G. Kempe,
    ``Minimization of AND-ExOR expressions,''
    Reed-Muller Proceedings,
    1993.

    STONE

  329. stone62
    H. S. Stone and A. J. Korenjak,
    ``Canonical Form and Synthesis of Two-input Flexible Cells'',
    IRE Trans. on Electr. Comp.
    , vol. EC-11, pp. 136-143, 1962.

    SUMAN

  330. suman90
    P. Suman,
    ``Some results on Reed-Muller coefficients,''
    Electron. Lett.
    (UK), vol. 26, no. 14, pp. 1026-7, 5 July 1990.

    SUPRUN

  331. suprun93
    V. Suprun,
    ``Estimations of Shennon's Function for Polarity Reed-Muller expressions (FPRME),''
    Reed-Muller Proceedings
    , 1993.

    SWAMY

  332. swamy72
    S. Swamy,
    ``On generalized Reed-Muller expansions,''
    IEEE Trans. Comput.
    (USA), vol. C-21, no. 9, pp. 1008-1009, Sept. 1972.

    SVENSSON

  333. svensson88
    C. M. Svensson, and R. Tjarnstrom,
    ``Switch-level simulation and the pass transistor EXOR gate,''
    IEEE Trans. Comput.-Aided Des. Integr. Circuits Syst.
    , vol. 7, no. 9, pp. 994-997, Sept. 1988.
    T


    TABLOSKI

  334. TABL
    T. F. Tabloski, and F. J. Mowle,
    ``A Numerical Expansion Technique and Its Application to Minimal Multiplexer Logic Circuits,''
    IEEE Trans. on Comput.,
    vol. 25., no. 7, 1976, pp. 684-702.

    THORNTON

  335. thornton-Nair93
    M. A. Thornton, and V. S. S. Nair,
    ``A Numerical Method for Reed-Muller Circuit Synthesis,''
    Reed-Muller Proceedings
    , 1993.

    TINDER

  336. tinder93
    R. F. Tinder,
    ``Multilevel Logic Minimization Using K-map XOR Patterns,''
    Reed-Muller Proceedings
    , 1993.

    TOIDA

  337. toida-rao92
    S. Toida, and N.S.V. Rao,
    ``On test generation for combinational circuits consisting of AND and EXOR gates,''
    Digest of Papers. 1992 IEEE VLSI Test Symposium. 10th Anniversary. Design, Test and Application: ASICs and Systems-on-a-Chip,
    pp. 113-118, 1992, IEEE, New York, NY, USA.

    TOKMEN

  338. tokmen-Hurst79
    V. H. Tokmen, and S. L. Hurst,
    ``A consideration of universal-logic-modules for ternary synthesis, based upon Reed-Muller coefficients,''
    Proc. 9-th Int. Symp. on Multiple-Valued Logic,
    pp. 248-256, 1979, IEEE, New York, USA.

    TOSSER

  339. TOSS80
    A. J. Tosser, and D. Aoulad-Syad,
    ``Cascade Networks of Logic Functions Built in Multiplexer Units,''
    IEE Proc. Pt. E
    , vol. 127, no. 2, pp. 64-68, March 1980.

    TRAN

  340. tran87
    A. Tran,
    ``Graphical method for the conversion of minterms to Reed-Muller coefficients and the minimisation of exclusive-OR switching functions,''
    IEE Proc. E
    (GB), vol. 134, no. 2, pp. 93-9, March 1987.

  341. tran89
    A. Tran,
    ``Tri-state map for the minimisation of exclusive-OR switching functions,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol. 136, no. 1, pp. 16-21, Jan. 1989.

  342. tran-wang93
    A. Tran, and J. Wang,
    ``Decomposition method for minimisation of Reed-Muller polynomials in mixed polarity,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol. 140, no. 1, pp. 65-68, Jan. 1993.

  343. tran-lee93
    A. Tran, and E. Lee,
    ``Generalisation of tri-state map and a composition method for minimisation of Reed-Muller polynomials in mixed polarity,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol. 140, no. 1, pp. 59-64, Jan. 1993.

    TSAI

  344. tsai93
    C. C. Tsai, and M. Marek-Sadowska,
    ``Efficient minimization algorithms for fixed polarity AND/XOR canonical networks,''
    Proceedings. Third Great Lakes Symposium on VLSI Design Automation of High Performance VLSI Systems
    , (Cat. No.93TH0506-6), pp. 76-79, 1993, IEEE Comput. Soc. Press, Los Alamitos, CA, USA.

    WWWWW



    WEI-WAN

  345. WEI92thesis
    W. Wan,
    ``A New Approach to the Decomposition of Incompletely Specified Functions Based on Graph Coloring and Local Transformation and Its Application to FPGA Mapping,''
    M.S., Thesis,
    PSU, April 1992. ******

  346. WEI92
    W. Wan, and M. A. Perkowski,
    ``A New Approach to the Decomposition of Incompletely Specified Functions based on Graph-Coloring and Local Transformations and Its Application to FPGA Mapping,''
    Proc. of the IEEE EURO-DAC '92, European Design Automation Conference,
    pp. 230 - 235, Sept. 7-10, Hamburg, 1992.

    DAVID WARREN-SMITH David Warren-Smith's Research on Exor logic

    WEN

  347. wen-Wang89
    K. A. Wen, and J. F. Wang,
    ``Efficient computing methods for parallel processing: an implementation of the Viterbi algorithm,'' Comput. Math. Appl.
    (UK), vol. 17, no. 12, pp. 1511-1521, 1989.

    WERCHNER

  348. werchner
    Ralph Werchner, Thilo Harich, Rolf Drechsler and Bernd Becker
    Satisfiability Problems for Ordered Functional Decision Diagrams
    In: Representation of Discrete Functions, edited by T. Sasao and M. Fujita,
    Kluwer Academic Publisher, pp. 233-248, 1996.


    WU

  349. WU92
    L-F. Wu, and M. A. Perkowski,
    ``Minimization of Permuted Reed-Muller Trees for Cellular Logic Programmable Gate Arrays,''
    Proc. of the 2nd Intern. Workshop on Field-Programmable Logic and Applications, FPL'92,
    Vienna, Austria, pp. 7/4.1-7/4.4, August 31-September 2, 1992.

  350. wu93
    L. F. Wu, and M. A. Perkowski,
    ``Minimization of Permuted Reed-Muller Trees for Cellular Logic Programmable Gate Arrays,''
    In H. Gruenbacher and R. Hartenstein, (eds.),
    "Lecture Notes in Computer Science",
    Number 705, Springer Verlag, pp. 78-87, Berlin/Heidelberg, 1993.

  351. wu-perkowski93
    H. Wu, and M. A. Perkowski,
    ``Synthesis for Reed-Muller Directed-Acyclic-Graph networks with applications to Binary Decision Diagrams and Fine Grain FPGA Mapping,''
    Proc. of IEEE Int. Workshop on Logic Synthesis, IWLS '93,
    Tahoe City, CA, pp. P8d-1 - P8d-6, May 1993.

  352. Wu-Zhuang
    H. Wu, M. Perkowski, and N. Zhuang,
    ``Synthesis of Multiplexer Directed-Acyclic-Graph network with application to FPGAs and BDDs,''
    Proc. IWLS '93.


  353. wu-perkowski93a
    H. Wu, N. Zhuang, and M. A. Perkowski,
    ``Synthesis for Reed-Muller Directed-Acyclic-Graph network,''
    IEE Proceedings, Pt. E.,
    accepted, June 1993.

  354. wu-perkowski94
    H. Wu, M. A. Perkowski, and N. Zhuang,
    ``Canonical Restricted Partially-Mixed-Polarity Reed-Muller Expansion and its Fast Computation,''
    **** submitted to IEEE Transactions on Computers,
    August 1994.

  355. wu-Hurst81
    X. Wu, and S. L. Hurst,
    ``A new universal logic gate (ULG3) based on the Reed-Muller canonic expansion,''
    Int. J. Electron.
    (GB), vol. 51, no. 6, pp. 747-62, Dec. 1981.

  356. wu-Chen-Hurst82
    X. Wu, X. Chen, and S. L. Hurst,
    ``Mapping of Reed-Muller coefficients and the minimisation of exclusive-OR-switching functions,''
    IEE Proc. E
    (GB), vol. 129, no. 1, pp. 15-20, Jan. 1982.

  357. wu-Xu84
    X. Wu, and Z. Xu,
    ``The minimization of switching functions based upon RM expansion under fixed polarities,''
    Chin. J. Comput.
    (China), vol. 7, no. 3, pp. 210-216, 1984.
    V


    VARMA

  358. VARM89
    D. Varma, and E. A. Trachtenberg,
    ``Design Automation Tools for Efficient Implementation of Logic Functions by Decomposition,''
    IEEE Trans. on CAD,
    vol. 8, pp. 901-916, August 1989.

  359. varma-trachtenberg91
    D. Varma, and E. A. Trachtenberg,
    ``Computation of Reed-Muller expansions of incompletely specified Boolean functions from reduced representations,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol. 138, no. 2, pp. 85-92, March 1991.

    VENKATRAMAN

  360. venkatraman80
    C. S. Venkatraman,
    ``Complexity of tree realization of switching functions,''
    Proc. IEEE Int. Conf. on Circuits and Computers, ICCC 80
    pp. 831-833, 612, 1980, IEEE.

    XU

  361. xu-almaini93
    L. Xu, A. E. A. Almaini, J. F. Miller, and L. McKenzie,
    ``Reed-Muller universal logic module networks,''
    IEE Proc. E, Comput. Digit. Tech.
    (UK), vol. 140, no. 2, pp. 105-108, March 1993.

  362. xu-almaini93a
    AUTHORS????? L. Xu, A. E. A. Almaini,
    ``Full-custom design of Reed-Muller universal logic modules,''
    Int. J. Electron.
    (UK), vol. 74, no. 4, pp. 605-13, April 1993.

  363. XILINX
    Xilinx, "The Programmable Gate Array Data Book," 1989.
    Y


    YAMADA

  364. yamada83
    Yamada, T., T.~Yamada,
    ``Easily testable AND-XOR combinational logic circuits,'' (in Japanese)
    Trans. IECE
    vol.~J.66-D, No.~1, pp.~105-110, Jan. 1983.

    YAMAMOTO

  365. yamamoto75
    M. Yamamoto,
    ``Some considerations on the identification of combinational cellular logic arrays,''
    Syst. Comput. Control
    (USA), vol. 6, no. 4, pp. 56-62, July-Aug. 1975.
    Z




  366. zhang-Rayner84
    Y. Z. Zhang, and P. J. W. Rayner,
    ``Minimisation of Reed-Muller polynomials with fixed polarity,''
    IEE Proc. E
    (GB), vol. 131, no. 5, pp. 177-86, Sept. 1984.

  367. zhang90
    Zhang Yan-zhong,
    "Minimisation of exclusive-OR logic functions,"
    Sci. China A, Math. Phys. Astron. Technol. Sci.
    (China), vol. 33, no. 4, pp. 477-485, April 1990.

  368. Zilic
    Zilic Ph.D read his PhD postscript

    ZHEGALKIN

  369. zhegalkin29
    I. L. Zhegalkin,
    ``Arifmetizatsiya simbolichesko\u\i\ logiki (Arithmetization of Symbolic Logic)'',
    Matematicheski\u\i\ Sbornik
    , vol. 35, pp. 311-373, 1928 and vol. 36, pp. 205-338, 1929.